# Lab 6 - MIPS Single-Cycle CPU

Fabian Torres, Chris Escobar Professor Wenjing Rao ECE 469

### **Table of Contents**

### **Lab Prompt**

#### **Part A MIPS Basic**

Introduction

MIPS Single-Cycle Processor

Testing the single-cycle MIPS processor

**Part B: MIPS Plus** 

Modifying the MIPS processor

Testing your modified MIPS single-cycle processor

**Part C: MIPS Plus Plus** 

Extended functionality. Main Decoder Extended functionality. ALU Decoder

### Part A

Table 1

Simulation Waveforms of unmodified processor

### Part B/C

### List of the new instructions with encodings and datapath schematics

bne

andi

sltu

bgt

### SystemVerilog code with changes highlighted in the code

bne

andi

sltu

bgt

Contents of memfile\_b.dat

Contents of memfile\_c.dat

### Simulation waveforms from testbenches test\_b, test\_c

test b

test\_c

### **Overall**

### **Quartus RTL Schematics**

#### **Before Modification**

top

mips

controller

maindec

```
aludec
 datapath
  signext
  adder
    sl2
   mux2
  regfile
   flopr
    alu
 mux2_1
   apm
add_sub_slt
 and_32
  or_32
 mux4_1
 wide_or
  dmem
  imem
```

### **After Modification**

```
top
     mips
   controller
   maindec
    aludec
   datapath
    signext
    adder
      sl2
    mux2
    regfile
     flopr
     alu
   mux2_1
comparator_u32
 add_sub_slt
   and_32
    or_32
   mux4_1
   wide_or
    dmem
    imem
```

## **Workload report**

How many hours have you spent for this lab? Which activity takes the most significant amount of time?

# **Lab Prompt**

#### Part A MIPS Basic

#### Introduction

In this part of the project you will build a simplified MIPS single-cycle processor using SystemVerilog. You will combine your ALU from the previous project with the code for the rest of the processor taken from the textbook. Then you will load a test program and confirm that the system works. Next, you will implement two new instructions, and then write a new test program that confirms the new instructions work as well. By the end, you should thoroughly understand the internal operation of the MIPS single-cycle processor.

Please read and follow the instructions. In the past, many students have lost points for silly errors like not printing all the signals requested.

Before starting this project, you should be very familiar with the single-cycle implementation of the MIPS processor described in Ch 7.3 of your textbook. The single-cycle processor schematic from the text is repeated at the end of this assignment for your convenience. This version of the MIPS single-cycle processor can execute the following instructions:

{add, sub, and, or, slt, lw, sw, beq, addi, j}

Our model of the single-cycle MIPS processor divides the machine into two major units: the control and the datapath. Each unit is constructed from various functional blocks. For example, as shown in the figure on the last page, the datapath contains the 32-bit ALU that you designed in project 1, the register file, the sign extension logic, and five multiplexers to choose appropriate operands.

### MIPS Single-Cycle Processor

The SystemVerilog single-cycle MIPS module is given in Ch 7.6 of the textbook.

Study the code until you are familiar with their contents. Look into the mips module, which instantiates two sub-modules, controller and datapath. Then take a look at the controller module and its two submodules: maindec and aludec. The maindec module produces all control signals except those for the ALU. The aludec module produces the control signal, alucontrol[2:0], for the ALU. Make sure you thoroughly understand the controller module. Correlate signal names in the SystemVerilog code with the wires on the schematic.

After you thoroughly understand the controller module, take a look at the datapath module. The datapath has quite a few submodules. Make sure you understand why each submodule is there and where each is located on the MIPS single-cycle processor schematic. You'll notice that the alu module is not defined. Use your ALU module from your previous project here. Be sure the module name matches the instance module name (alu), and make sure the inputs and outputs are in the same order as they are expected in the datapath module.

The highest-level module, top, includes the instruction and data memories as well as the processors. Each of the memories is a 64-word × 32-bit array. The instruction memory needs to contain some initial values representing the program. The test program is given in Figure 7.60 of the textbook. Study the program until you understand what it does. The machine language code for the program should be stored in a file called memfile.dat

### Testing the single-cycle MIPS processor

In a complex system, if you don't know what to expect the answer should be, you are unlikely to get the right answer. Begin by predicting what should happen on each cycle when running the program. Complete the chart in Table 1 at the end of the assignment with your predictions. What address will the final sw instruction write to and what value will it write? Below is Fig 7.60 on memfile.dat as your test bench.

| #main: | Assembly addi \$2, \$0, 5 addi \$3, \$0, 12 addi \$7, \$3, -9 or \$4, \$7, \$2 and \$5, \$3, \$4 add \$5, \$5, \$4 beq \$5, \$7, end slt \$4, \$3, \$4 beq \$4, \$0, around addi \$5, \$0, 0 slt \$4, \$7, \$2 add \$7, \$4, \$5 sub \$7, \$7, \$2 sw \$7, 68(\$3) | Description # initialize \$2 = 5 # initialize \$3 = 12 # initialize \$7 = 3 # \$4 = (3 OR 5) = 7 # \$5 = (12 AND 7) = 4 # \$5 = 4 + 7 = 11 # shouldn't be taken # \$4 = 12 < 7 = 0 # should be taken # shouldn't happen # \$4 = 3 < 5 = 1 # \$7 = 1 + 11 = 12 # \$7 = 12 - 5 = 7 # [80] = 7 | 0<br>4<br>8<br>c<br>10<br>14<br>18<br>1c<br>20<br>24<br>28<br>2c<br>30<br>34 | Machine<br>20020005<br>2003000c<br>2067fff7<br>00e22025<br>00642824<br>00a42820<br>10a7000a<br>0064202a<br>10800001<br>20050000<br>00e2202a<br>00853820<br>00e23822<br>ac670044 |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | 1w \$2,80(\$0)<br>j end                                                                                                                                                                                                                                            | # \$2 = [80] = 7<br># should be taken                                                                                                                                                                                                                                                       | 38<br>3c                                                                     | 8c020050<br>08000011<br>20020001                                                                                                                                                |
| end:   | addi \$2, \$0, 1<br>sw   \$2, 84(\$0)                                                                                                                                                                                                                              | <pre># shouldn't happen # write mem[84] = 7</pre>                                                                                                                                                                                                                                           | 40<br>44                                                                     | ac020054                                                                                                                                                                        |

Simulate your processor with ModelSim. Be sure to add all of the .sv files, including the one containing your ALU. Add all of the signals from Table 1 to your waves window. (Note that many are not at the top level; you'll have to drill down into the appropriate part of the hierarchy to find them.)

Run the simulation. If all goes well, the testbench will print "Simulation succeeded." Look at the waveforms and check that they match your predictions in Table 1. If they don't, the problem is likely in your ALU or because you didn't properly add all of the files.

If you need to debug, you'll likely want to view more internal signals.

However, on the final waveform that you turn in, show ONLY the following signals: clk, reset, pc, instr, aluout, writedata, memwrite, and readdata.

All the values need to be output in hexadecimal, in the above order, and must be readable to get full credit.

Note: You can use the MIPS simulator "MARS" to help generate hex code for assembly code using its "memory dump" functionality. To use MARS to run the assembly code, remember to activate the Settings -> Memory Configuration -> Compact, Data at Address 0 option

### **Part B: MIPS Plus**

Implement the following 2 instructions:

### {bne, andi}

bne has op = 000101 andi has op = 001100

### Modifying the MIPS processor

You now need to modify the MIPS single-cycle processor by adding the andi and bne instructions. First, modify the MIPS processor schematic (at the last page) to show what changes are necessary. You can draw your changes directly onto the schematic. Then modify the main decoder and ALU decoder as required. Show your changes in the tables at the end too. Finally, modify the SystemVerilog code as needed to include your modifications.

### Testing your modified MIPS single-cycle processor

Next, you'll need a test program to verify that your modified processor works. The program should check that your new instructions work properly and that the old ones didn't break. The above provides an example test\_b.asm for the two additional instructions bne and andi.

Convert the program to machine language and put it in a file named memfile\_b.dat. Modify imem to load this file. Modify the testbench to check for the appropriate address and data value indicating that the simulation succeeded. Run the program and check your results.

```
# test_b.asm

addi $8, $0, -1
andi $8, $8, 7
addi $9, $0, 40
loop:
andi $10, $8, 3
sw $10, 0($9)
addi $8, $8, -1
addi $9, $9, 4
bne $8, $0, loop
lw $10, 44($0)
```

Debug if necessary. When you are done, print out the waveforms as before and indicate the address and data value written by the sw instruction.

#### **Part C: MIPS Plus Plus**

In addition to Part B, add the following instructions:

### {sltu, bgt}

sltu should work like slt except assuming numbers to be unsigned. For example, if \$8 = 0xFFFFFFFF, \$9 = 0x00000000, then

slt \$10, \$8, \$9 will result in \$10 = 1 (\$8 treated as negative number).

sltu \$10, \$8, \$9 will result in \$10 = 0 (\$8 treated as a large positive number).

sltu has op = 000000, func = 101011

bgt does not exist in standard MIPS instruction, thus you can choose any unused op and format for its machine code. It should function as follows:

"bgt \$8, \$7, loop" will go to loop when \$8>\$7. Otherwise (\$8<\$7 or \$8=\$7) go to the next instruction.

Use test\_c.asm to verify your design similar to that of Part B above.

```
# test c.asm
addi $8, $0, -1
andi $8, $8, 3
addi $9, $0, 40
addi $7, $0, -4
loop:
sltu $10, $0, $8
slt $11, $0, $8
sub $10, $10, $7
sub $11, $11, $7
sw $10, 0($9)
sw $11, 4($9)
addi $8, $8, -3
addi $9, $9, 8
bgt $8, $7, loop
sw $8, 36($0)
```



Single-cycle MIPS processor

# **Extended functionality. Main Decoder:**

| Inst.  | Op <sub>5:0</sub> | RegWrite | RegDst | AluSrc | Branch | bne | bgt | MemWrite | MemtoReg | Jump | ALUOp <sub>1:0</sub> |
|--------|-------------------|----------|--------|--------|--------|-----|-----|----------|----------|------|----------------------|
| R-Type | 000000            | 1        | 1      | 0      | 0      | 0   | 0   | 0        | 0        | 0    | 10                   |
| lw     | 100011            | 1        | 0      | 1      | 0      | 0   | 0   | 0        | 1        | 0    | 00                   |
| SW     | 101011            | 0        | Х      | 1      | 0      | 0   | 0   | 1        | Х        | 0    | 00                   |
| beq    | 000100            | 0        | Х      | 0      | 1      | 0   | 0   | 0        | Х        | 0    | 01                   |
| addi   | 001000            | 1        | 0      | 1      | 0      | 0   | 0   | 0        | 0        | 0    | 00                   |
| j      | 000010            | 0        | Х      | Х      | Х      | 0   | 0   | 0        | Х        | 1    | XX                   |
| andi   | 001100            | 1        | 0      | 1      | 0      | 0   | 0   | 0        | 0        | 0    | 11                   |
| bne    | 000101            | 0        | Х      | 0      | 1      | 1   | 0   | 0        | Х        | 0    | 01                   |
| sltu   | 000000            | 1        | 1      | 0      | 0      | 0   | 0   | 0        | 0        | 0    | 10                   |
| bgt    | 010101            | 0        | 0      | 0      | 0      | 0   | 1   | 0        | 0        | 0    | 01                   |

# **Extended functionality. ALU Decoder:**

| ALUOp <sub>1:0</sub> | Meaning                             |
|----------------------|-------------------------------------|
| 00                   | Add                                 |
| 01                   | Subtract                            |
| 10                   | Look at <i>funct</i> field (R-Type) |
| 11                   | Andi                                |

# Part A

# Table 1

| cycle | reset | рс | instr                   | branch | srca | srcb | aluout | zero | pcsrc | write<br>data | mem<br>write | read<br>data |
|-------|-------|----|-------------------------|--------|------|------|--------|------|-------|---------------|--------------|--------------|
| 1     | 1     | 00 | addi \$2, \$0, \$5      | 0      | 0    | 5    | 5      | 0    | 0     | 0             | 0            | Х            |
| 2     | 0     | 04 | addi \$3, \$0, 12       | 0      | 0    | С    | 0      | 0    | 0     | 0             | 0            | X            |
| 3     | 0     | 0C | addi \$7, \$3, -9       | 0      | С    | -9   | 3      | 0    | 0     | 0             | 0            | Х            |
| 4     | 0     | 10 | or \$4, \$7, \$2        | 0      | 3    | 5    | 7      | 0    | 0     | 0             | 0            | Х            |
| 5     | 0     | 14 | and \$5, \$3, \$4       | 0      | С    | 7    | 4      | 0    | 0     | 0             | 0            | Х            |
| 6     | 0     | 18 | add \$5, \$3, \$4       | 0      | 4    | 7    | 11     | 0    | 0     | 0             | 0            | Х            |
| 7     | 0     | 1C | beq \$5, \$7, end       | 1      | 11   | 3    | X      | 0    | 0     | 0             | 0            | Х            |
| 8     | 0     | 20 | slt \$4, \$3, \$4       | 0      | С    | 7    | 0      | 1    | 0     | 0             | 0            | Х            |
| 9     | 0     | 24 | beq \$4, \$0,<br>around | 1      | 0    | 0    | 0      | 1    | 1     | 0             | 0            | Х            |
| 10    | 0     | 28 | slt \$4, \$7, \$2       | 0      | 3    | 5    | 1      | 0    | 0     | 0             | 0            | Х            |
| 11    | 0     | 2C | add \$7, \$4, \$5       | 0      | 1    | 11   | С      | 0    | 0     | 0             | 0            | Х            |
| 12    | 0     | 30 | sub \$7, \$7, \$2       | 0      | С    | 5    | 7      | 0    | 0     | 0             | 0            | Х            |
| 13    | 0     | 34 | sw \$7, 68(\$3)         | 0      | 12   | 68   | 80     | 0    | 0     | 7             | 1            | Х            |
| 14    | 0     | 38 | lw \$2, 80(\$0)         | 0      | 0    | 80   | 80     | 0    | 0     | 0             | 0            | 7            |
| 15    | 0     | 3C | j end                   | 0      | Х    | Х    | Х      | Х    | Х     | Х             | 0            | Х            |
| 16    | 0     | 44 | sw \$2, 84(\$0)         | 0      | 0    | 84   | 84     | 0    | 0     | 7             | 1            | Х            |

# Simulation Waveforms of unmodified processor



**Yes**, the correct value of 7 is written to address 84 (0x54).

# Part B/C

## List of the new instructions with encodings and datapath schematics

bne



Single-cycle MIPS processor

controls: 11'b00001000001

aluop: 2'b01 alucontrol: 3'b110

### andi



controls: 11'b10100000011

aluop: 2'b11 alucontrol: 3'b000

## sltu

controls: 11'b11000000010

funct: 6'b101011 alucontrol: 3'b011



## bgt



Single-cycle MIPS processor

controls: 11'b00000100001;

aluop: 2'b01 alucontrol: 3'b110

## SystemVerilog code with changes highlighted in the code

bne

```
module controller(
       input logic [5:0] op, funct,
       input logic zero, neg pos,
       output logic memtoreg, memwrite, pcsrc, alusrc, regdst, regwrite, jump,
       output logic [2:0] alucontrol);
   logic [1:0] aluop;
   logic branch, beq_check, bne_check, bne, bgt;
   maindec md(op, memtoreg, memwrite, branch, bne, bgt, alusrc, regdst, regwrite,
jump, aluop);
   aludec ad(funct, aluop, alucontrol);
   assign beq_check = branch & zero;
   assign bne_check = bne & ~zero;
   assign bgt_check = bgt & neg_pos;
   assign pcsrc = beq check | bne check | bgt check;
endmodule
module maindec(
       input logic [5:0] op,
        output logic memtoreg, memwrite, branch, bne, bgt, alusrc, regdst, regwrite,
jump,
       output logic [1:0] aluop);
   logic [10:0] controls;
    assign {regwrite, regdst, alusrc, branch, bne, bgt, memwrite, memtoreg, jump,
aluop} = controls;
   always_comb
       case(op)
           6'b000000: controls = 11'b11000000010; // R-Type
           6'b100011: controls = 11'b10100001000; // LW
           6'b101011: controls = 11'b00100010000; // SW
            6'b000100: controls = 11'b00010000001; // BEQ
            6'b001000: controls = 11'b10100000000; // ADDI
           6'b000010: controls = 11'b00000000100; // J
            6'b000101: controls = 11'b00001000001; // BNE
           6'b001100: controls = 11'b10100000011; // ANDI
           6'b010101: controls = 11'b00000100001; // BGT
           default: controls = 11'bxxxxxxxxxxx; // ???
        endcase
endmodule
```

```
module maindec(
input logic [5:0] op,
output logic memtoreg, memwrite, branch, bne, bgt, alusrc, regdst, regwrite, jump,
       output logic [1:0] aluop);
       logic [10:0] controls;
       assign {regwrite, regdst, alusrc, branch, bne, bgt, memwrite, memtoreg, jump,
aluop} = controls;
       always_comb
          case(op)
              6'b000000: controls = 11'b11000000010; // R-Type
              6'b100011: controls = 11'b10100001000; // LW
              6'b101011: controls = 11'b00100010000; // SW
              6'b000100: controls = 11'b00010000001; // BEQ
              6'b001000: controls = 11'b10100000000; // ADDI
              6'b000010: controls = 11'b00000000100; // J
              6'b000101: controls = 11'b00001000001; // BNE
               5'b001100: controls = 11'b10100000011; // AN
              6'b010101: controls = 11'b00000100001; // BGT
              default: controls = 11'bxxxxxxxxxxx; // ???
        endcase
endmodule
```

```
module aludec(
       input logic [5:0] funct,
       input logic [1:0] aluop,
       output logic [2:0] alucontrol);
   always comb
       case(aluop)
           2'b00: alucontrol = 3'b010; // add
           2'b01: alucontrol = 3'b110; // sub
            2'b11: alucontrol = 3'b000; // andi
       default: case(funct) // RTYPE
           6'b100000: alucontrol = 3'b010; // ADD
           6'b100010: alucontrol = 3'b110; // SUB
           6'b100100: alucontrol = 3'b000; // AND
           6'b100101: alucontrol = 3'b001; // OR
           6'b101010: alucontrol = 3'b111; // SLT
           6'b101011: alucontrol = 3'b011; // SLTU
           default: alucontrol = 3'bxxx; // ???
       endcase
   endcase
endmodule
```

```
module aludec(
       input logic [5:0] funct,
       input logic [1:0] aluop,
       output logic [2:0] alucontrol);
   always_comb
       case(aluop)
           2'b00: alucontrol = 3'b010; // add
           2'b01: alucontrol = 3'b110; // sub
           2'b11: alucontrol = 3'b000; // andi
        default: case(funct)
           6'b100000: alucontrol = 3'b010; // ADD
           6'b100010: alucontrol = 3'b110; // SUB
           6'b100100: alucontrol = 3'b000; // AND
            6'b100101: alucontrol = 3'b001; // OR
           6'b101010: alucontrol = 3'b111; // SLT
            5'b101011: alucontrol = 3'b011; // SLT0
            default: alucontrol = 3'bxxx; // ???
        endcase
    endcase
endmodule
```

```
module alu #(parameter N=32)(
        input logic [N-1:0] A, B,
        input logic [2:0] F,
       output logic [N-1:0] Y,
        output logic zero);
    logic [N-1:0] X, X_ext, approximate, X11_output, sltu;
   wire [N-1:0] newB, AB, A_or_B;
   logic lt;
   mux2_1 newB_mux(B, ~B, F[2], newB);
   and_32 allands(A, newB, AB);
   or_32 allors(A, newB, A_or_B);
   add_sub_slt thingy(A, newB, F[2], X, OF);
   assign X_ext = {31'h00000000, X[N-1]};
   comparator_u32 unsigned_comp(A, B, lt);
   assign sltu = {31'h00000000, lt};
    mux2_1 slt_or_sltu(sltu, X_ext, F[2], X11_output);
   mux4_1 finalOut(AB, A_or_B, X, X11_output, F[1:0], Y);
   wide_or zeroz(Y, zero);
endmodule
```

```
module maindec(
        input logic [5:0] op,
        output logic memtoreg, memwrite, branch, bne, bgt, alusrc, regdst, regwrite,
jump,
       output logic [1:0] aluop);
   logic [10:0] controls;
    assign {regwrite, regdst, alusrc, branch, bne, bgt, memwrite, memtoreg, jump,
aluop} = controls;
   always_comb
        case(op)
            6'b000000: controls = 11'b11000000010; // R-Type
           6'b100011: controls = 11'b10100001000; // LW
            6'b101011: controls = 11'b00100010000; // SW
            6'b000100: controls = 11'b00010000001; // BEQ
           6'b001000: controls = 11'b10100000000; // ADDI
            6'b000010: controls = 11'b000000000100; // J
            6'b000101: controls = 11'b00001000001; // BNE
            6'b001100: controls = 11'b10100000011; // ANDI
            5'b010101: controls = 11'b00000100001; // BG7
            default:
                       controls = 11'bxxxxxxxxxxx; // ???
        endcase
endmodule
```

## Contents of memfile\_b.dat

2008ffff

31080007

20090028

310a0003

ad2a0000

2108ffff

21290004

1500fffb

8c0a002c

# Contents of memfile\_c.dat

2008ffff

31080003

20090028

2007fffc

0008502b

0008582a

01475022

01675822

ad2a0000

ad2b0004

2108fffd

21290008

00e8082a

1420fff6

ac080024

### Simulation waveforms and testbenches test\_b, test\_c

test b



```
module testbench_b();
   logic clk, reset;
   logic [31:0] writedata, aluout;
   logic memwrite;
   top dut(clk, reset, writedata, aluout, memwrite);
   initial
       begin
           reset <= 1; #22; reset <= 0;
       end
   always
       begin
           clk <= 1; # 5; clk <= 0; # 5;
       end
   always@(negedge clk) begin
       if(memwrite) begin
           if(aluout === 64 && writedata === 1) begin
               $display("Simulation succeeded");
               $stop;
           end
           else if(aluout !== 40 || aluout !== 44 || aluout !== 48 || aluout !== 52
$display("Simulation failed");
              $stop;
           end
       end
   end
endmodule
```

#### test c



```
module testbench_c();
   logic clk, reset;
   logic [31:0] writedata, aluout;
   logic memwrite;
   top dut(clk, reset, writedata, aluout, memwrite);
   initial
       begin
           reset <= 1; #22; reset <= 0;
       end
   always
       begin
           clk <= 1; # 5; clk <= 0; # 5;
       end
   always@(negedge clk) begin
       if(memwrite) begin
           if(aluout === 36 & writedata === -6) begin
               $display("Simulation succeeded");
               $stop;
           end
           else if (aluout !== 40 || aluout !== 44 || aluout !== 48 || aluout !== 52
$display("Simulation failed");
              $stop;
           end
       end
   end
endmodule
```

# **Overall**

## **Quartus RTL Schematics**

### **Before Modification**

top



mips





### maindec





## datapath





## adder



sl2





## regfile





alu



mux2\_1

















imem



### **After Modification**

top



mips



#### controller



#### maindec



## aludec



# datapath



# signext





sl2



mux2





flopr





## mux2\_1



## comparator\_u32















imem



## **Workload report**

# How many hours have you spent for this lab?

We spent about 15 hours total to do this lab, including parts A - C, testbenches, and the report as well.

## Which activity takes the most significant amount of time?

Creating the testbenches and simulating the CPU takes the most time, as ModelSim is very slow and takes forever to restart simulations after making small tweaks to the .sv code. Another good portion of the lab is creating the report, getting all of the Quartus screenshots and making everything look nice.